## **ECE 454 – Computer Systems Programming**

# The Edward S. Rogers Sr. Department of Electrical and Computer Engineering Midterm Examination Fall 2012

| Name      |  |
|-----------|--|
| Student # |  |
| UTorID    |  |

Answer all questions. Write your answers on the exam paper. Show your work. Each question has a different assigned value, as indicated.

The exam is open book (only simple calculators allowed, no cell phones or PDAs)

Total time available: 110 minutes

Total marks available: **110** (roughly one mark per minute)

Verify that your exam has all the pages.

| Part  | Points | Mark |
|-------|--------|------|
| 1     | 25     |      |
| 2     | 10     |      |
| 3     | 5      |      |
| 4     | 5      |      |
| 5     | 15     |      |
| 6     | 20     |      |
| 7     | 5      |      |
| 8     | 10     |      |
| 9     | 15     |      |
| Total | 110    |      |

## PART 1) [25] Short Answer

1) How many multiplier units should a wide-issue superscalar CPU have to best fit the following code? i.e., not too many units such that some are unused, and not too few units such that potential performance is hindered.

```
a)

for (i = 0; i < limit/2; i+=2) {
    x = x * (data[i] * data[i+1]);
    y = (y * data[limit/2 + i]) * data[limit/2 + i + 1];
}

Number of multipliers: ______

b)

for (i = 0; i < limit; i+=4) {
    x = x * ((data[i] * data[i+1]) * (data[i+2] * data[i+3]));
}

Number of multipliers: ______
```

2) Fill in the missing entries in the following table of CPUs and performance measures on a certain application, including the number of instructions executed for the application and the amount of time the execution took. B means billion, s means seconds. Name which CPU is the best one.

| CPU  | Clock Frequency | Instructions | Average IPC | Execution Time |
|------|-----------------|--------------|-------------|----------------|
|      |                 | Executed     |             |                |
| CPU1 | 5GHz            | 2B           | 2           |                |
| CPU2 | 2GHz            |              | 1           | 2s             |
| CPU3 | 4GHz            | 2B           | 4           |                |

Which CPU is the best one?: \_\_\_\_\_

3) A compiler is able to speed up a program by 1.5384 times (note that  $1.5384 \sim 1/0.65$ ). The compiler has an optimization that applies to function 1 of the program that speeds function 1 up by 4x, and an optimization that applies to function 2 of the program that speeds function 2 up by 2x. If function 2 comprises 40% of the execution time of the program before any optimization, what percentage of execution time is function 1 before any optimization? Assume that no other part of the program is optimized or speed up.

- 4) For each of the following scenarios a profiling tool/methodology is chosen. For each one, circle "yes" or "no" as to whether the choice of tool/methodology will give accurate results in a reasonable amount of time. If you circle "no" please explain why.
  - a) Using "perf" to estimate the number of L1 cache misses suffered by a matrix multiply program;

Accurate/reasonable?: yes no if no, why:

b) Using a software simulator of an Intel Core2 processor to measure the impact of a new associative L1 cache replacement scheme on a set of benchmark kernels;

Accurate/reasonable?: yes no if no, why:

Midterm ECE454 Pg. 3 of 17

c) Using a software simulator of an Intel Core2 processor to decide which function in a program represents the greatest execution time;

Accurate/reasonable?: yes no if no, why:

d) Using gprof to decide a breakdown of execution time spent in different functions for a program that runs for 100ms.

Accurate/reasonable?: yes no if no, why:

e) Using /usr/bin/time to decide if a compiler optimization is improving the execution time of a program that runs for 10 minutes.

Accurate/reasonable?: yes no if no, why:

5) Draw horizontal lines in the code below to divide the code into basic blocks as a compiler would do.

Add ...

Add ...

L1: add ...

Add ...

L2: branch L4

Add ...

L3: add ...

Branch L3

L4: add ...

Add ...

L5: add ...

Branch L2

Add ...

L6: return

## PART 2) [10] Cache Accesss

For each part below, assume: a 16KB L1 data cache and a 1MB L2 cache that are both initially empty; 128B cache blocks; that an L1 miss takes 10 cycles if the access then hits the L2 cache and 100 cycles if it then misses the L2 cache as well; ignore TLB/paging effects; assume that the array elements are each 4B integers.

```
for (int i=0;i<N;i++)
  for (int j=0;j<N;j++)
    ... = a[j];</pre>
```

a) Assuming  $N = 2^{12}$ , what is the total miss cycles for the entire code?

b) Assuming  $N = 2^{17}$ , what is the total miss cycles for the entire code?

c) Assuming  $N = 2^{20}$ , what is the total miss cycles for the entire code?

## PART 3) [5] TLB Behavior

Assume a fully-associative, 128-entry TLB and 8KB pages.

a) What is the "TLB-reach" for this TLB?

b) What tile size (measured in number of array elements) will maximize use of the TLB and minimize TLB misses, if the code below were to be tiled as taught in class? Assume that the array elements are 4B integers, that N is much greater than the page size, and that you can ignore any caches for this question.

```
for (int i=0;i<N;i++)
  for (int j=0;j<N;j++)
   for (int k=0;k<N;k++)
     d[i][j] += a[i][k]*b[k][j]*c[i][k];</pre>
```

#### PART 4) [5] Compiler Optimization

17: }

The following shows a function before and after optimization by a compiler. For the "AFTER" version of the code, indicate to the left of each line where appropriate the initials of the name of the optimization that was performed (i.e., write CP for constant propagation). It is ok to name multiple optimizations for a single line of code if multiple were performed. Write IMPOSSIBLE to the left of a line if an optimization is not one of the optimizations that we covered in class, and/or you think it is impossible for a typical compiler to do such an optimization.

```
BEFORE:
01: void foo(int n){
      int x = 10;
02:
03:
      int y = 20;
      int z = x * y;
04:
05:
      int v = 1;
     int w, q;
06:
07:
08:
    for (int i=0; i<n; i++){
09:
        y = x * n;
10:
        q = v * y;
11:
        if (x < 10)
12:
          z++;
13:
        W = V * y + z;
14:
        v = q + w;
15:
      }
16:
      printf("%d %d %d %d %d %d \n",x,y,z,v,w,q);
17: }
AFTER:
01: void foo(int n){
02:
      int x;
03:
      int y;
      int z = 200;
04:
05:
     int v = 1;
06:
     int w, q;
07:
     y = 10 * n;
08:
     for (int i=0; i<n; i++){
09:
10:
        q = v * y;
11:
12:
13:
        w = q + 200;
14:
        v = q + w;
15:
16:
      printf("%d %d %d %d %d %d\n",10,y,200,v,w,q);
```

## PART 5) [15] Alignment

a) How many bytes of memory will the following data structure Data1 occupy? The sizes of int/float/short/char in bytes are given.

b) Re-declare Data1 to be more space-efficient, and give the resulting total size in bytes.

c) The following data structure Data2 is used to store one million samples of (x,y,z) 3D positioning data. How many bytes of memory will Data2 occupy?

d) How many bytes of memory will the following alternative data structure Data3 occupy?

- e) Data2 and Data3 above can both be used to store the same set of data, but would have different layouts in memory. If you were asked to write code to compute the distance from the origin of (x,y,z) for 1000 randomly-selected samples, which of Data2 or Data3 would be the preferred data structure and why is it better than the alternative?
- f) If you were asked to write code to compute the mean of y across all million values, which of Data2 or Data3 would be the preferred data structure and why?

Midterm ECE454 Pg. 9 of 17

## PART 6) [20] Dynamic Memory Allocation

Consider an allocator with the following specification:

- Uses a single explicit free list.
- All memory blocks have a size that is a multiple of 8 bytes and is at least 16 bytes.
- All headers, footers, and pointers are 4 bytes in size
- Allocated blocks consist of a header and a payload (no footer)
- Free blocks consist of a header, two pointers for the next and previous free blocks in the free list, and a footer at the end of the block.
- All freed blocks are immediately coalesced if possible, regardless of position in the free list.
- The heap starts with 0 bytes, never shrinks, and only grows large enough to satisfy memory requests.
- The heap contains only allocated blocks and free blocks. There is no space used for other data or special blocks to mark the beginning and end of the heap.
- When a block is split, the lower part of the block becomes the allocated part and the upper part becomes the new free block.
- Any newly created free block (whether it comes from a call to free, the upper part of a split block, or the coalescing of several free blocks) is inserted at the beginning of the free list.
- All searches for free blocks start at the head of the list and walk through the list in order (i.e., first-fit).
- If a request can be fulfilled by using a free block, that free block is used. Otherwise the heap is extended only enough to fulfill the request. If there is a free block at the end of the heap, this can be used along with the new heap space to fulfill the request.

Below you are given a series of memory requests. You are asked to show what the heap looks like after each request is completed using a first fit placement policy. The heap is represented as a series of boxes, where each box is a single block on the heap, and the bottom of the heap is the left most box. In each block, you should write the total size (including headers and footers) of the block in bytes and either 'f' or 'a' to mark it as free or allocated, respectively. For example, the following heap contains an allocated block of size 16, followed by a free block of size 32.

Assume that the heap is empty before each of the sequences is run, with a single 200B free block (shown for you). You do not necessarily have to use all the boxes provided for the heap. Some of the boxes are already filled in to help you. It is recommended to solve this on a scrap paper then copy your final answer into the boxes when you are satisfied. There are two copies here in case you make a mess. Clearly circle the one you want graded and cross out the one you don't want graded.

COPY #1: (they are identical, we will only grade the one you circle)

|                    | 200f |  |  |  |
|--------------------|------|--|--|--|
| ptr1 = malloc(1)   |      |  |  |  |
| ptr2 = malloc(12)  |      |  |  |  |
| ptr3 = malloc(17)  |      |  |  |  |
| ptr4 = malloc(36)  |      |  |  |  |
| free(ptr2)         |      |  |  |  |
| ptr5 = malloc(37)  |      |  |  |  |
| free(ptr4)         |      |  |  |  |
| ptr6 = malloc(20)  |      |  |  |  |
| free(ptr5)         |      |  |  |  |
| ptr7 = malloc(120) |      |  |  |  |
| free(ptr3)         |      |  |  |  |

COPY #2: (they are identical, we will only grade the one you circle)

|                    | 200f |  |  |  |
|--------------------|------|--|--|--|
| ptr1 = malloc(1)   |      |  |  |  |
| ptr2 = malloc(12)  |      |  |  |  |
| ptr3 = malloc(17)  |      |  |  |  |
| ptr4 = malloc(36)  |      |  |  |  |
| free(ptr2)         |      |  |  |  |
| ptr5 = malloc(37)  |      |  |  |  |
| free(ptr4)         |      |  |  |  |
| ptr6 = malloc(20)  |      |  |  |  |
| free(ptr5)         |      |  |  |  |
| ptr7 = malloc(120) |      |  |  |  |
| free(ptr3)         |      |  |  |  |

## PART 7) [5] Cache Coherence

Assuming a 4-CPU multicore with MESI invalidation-based cache coherence with write-back caches, considering only the cache block for location X, in the table below are shown the order in time of loads and stores to X. Put a '1' or a checkmark in the column on the left next to each row for which a coherence message occurs **that requests a copy** of the cache block contents for the corresponding CPU's cache. Assume that all caches are initially empty. HINT: a load-miss results in a copy request, while a write-hit does not.

| Copy of cache block requested? | CPU 0  | CPU 1   | CPU 2   | CPU 3   |
|--------------------------------|--------|---------|---------|---------|
|                                |        | Load X  |         |         |
|                                |        |         | Load X  |         |
|                                |        | Load X  |         |         |
|                                |        | Store X |         |         |
|                                |        |         | Store X |         |
|                                |        |         | Load X  |         |
|                                |        | Load X  |         |         |
|                                | Load X |         |         |         |
|                                |        |         |         | Load X  |
|                                |        |         |         | Store X |
|                                |        |         |         | Load X  |
|                                | Load X |         |         |         |
|                                |        |         |         | Load X  |
|                                | Load X |         |         |         |

Midterm ECE454 Pg. 12 of 17

## PART 8) [10] Consistency

For a machine that does not implement sequential consistency, assume that loads and stores to independent addresses can be reordered by the CPU.

a) In the following code, after both threads T1 and T2 have executed, is it possible for T2 to view the values (flag,x) == (1,0)? Give the order in which statements (a),(b),(c),(d) might execute to produce this result. Assume that x and flag are shared memory locations.

Initialization: x=0, flag=0;

```
T1:

x = 1;  // a

flag = 1;  // b

T2:

while (!flag){};  // c

... = x;  // d
```

Is (flag,x) == (1,0) possible for T2 after both threads have executed (yes or no)?

If so, give the order of (a),(b),(c),(d) that results in T2 having (flag,x) == (1,0):

b) Some processors, including intel processors, provide "fence" instructions. For example, an "mfence" instruction tells the processor not to reorder loads or stores around the fence instruction---i.e., the mfence instruction cannot complete until all prior loads and stores have completed and are visible to the entire system, and loads and stores after the mfence cannot be executed until the mfence has completed.

Rewrite T1 and T2 from part (a) above and insert the minimum number of mfence instruction(s) as necessary to "fix" the code, i.e., so that (flag,x) == (1,0) is not a possible outcome for T2.

c) After all of threads T1-T4 below have executed, is it possible that (t3x,t3y,t4x,t4y) = (1,0,0,1)? If so, what order of (a)..(f) can cause it? Assume that t3x, t3y, t4x, and t4y are all registers, while x and y are shared memory locations.

Initialization: x = 0, y = 0;

**T1:** 

$$x = 1;$$
 // a

**T2:** 

$$y = 1;$$
 // b

**T3:** 

**T4:** 

Is (t3x,t3y,t4x,t4y) = (1,0,0,1) possible after all threads have executed?

If so, give an order of (a)...(f) that results in (t3x,t3y,t4x,t4y) = (1,0,0,1)

d) Why is the answer for (c) above troubling?

## PART 9) [15] Locking

a) Make this code safe for parallel execution by inserting calls to **lock** and **unlock** wherever necessary. Note that for this question lock/unlock implement a single global lock---meaning that you do not specify "lock x" but only "lock". Make the resulting critical sections between lock/unlock as small as possible. Assume that update() and work() do not access memory, and that work() takes a significant number of cycles to execute. You are **not** allowed to re-order the statements within the threads.

```
// shared memory
int v;
int w;
int x;
int y;
Thread1:
                                             Thread2:
 while(1){
                                               while(1){
    int a = v;
                                                 int a = w;
    if (a < 100)
                                                 work();
                                                 if (a < 100)
      w = update(w);
    }
                                                   v = update(a);
    int b = x;
                                                 }
                                                 w = update(a);
    v = update(a)
                                                 work();
   x = update(b);
                                                 int b = x;
   work();
                                                 int c = update(b)
   y = update(y);
                                                 x = update(c);
  }
                                                 y = update(y);
                                               }
```

b) Make this code safe for parallel execution by inserting calls to **lock X** and **unlock X** wherever necessary. Note that for this question lock/unlock implement named locks (i.e., finegrained locks), where X can be any name you want. Make the resulting critical sections between lock/unlock as small as possible. You are **not** allowed to re-order the statements within the threads. Note that this is the same code as in (a) above.

```
// shared memory
int v;
int w;
int x;
int y;
int z;
Thread1:
                                             Thread2:
 while(1){
                                               while(1){
    int a = v;
                                                 int a = w;
    if (a < 100)
                                                 work();
                                                 if (a < 100)
      w = update(w);
    }
                                                   v = update(a);
    int b = x;
                                                 }
    v = update(a)
                                                 w = update(a);
   x = update(b);
                                                 work();
                                                 int b = x;
   work();
   y = update(y);
                                                 int c = update(b)
  }
                                                 x = update(c);
                                                 y = update(y);
                                               }
```

c) Make this code safe for parallel execution using only transactional memory, i.e., by inserting calls to **txn\_start** and **txn\_end**. Make the resulting critical sections between lock/unlock as small as possible. You are **not** allowed to re-order the statements within the threads. Note that this is the same code as in (a) above.

```
// shared memory
int v;
int w;
int x;
int y;
int z;
Thread1:
                                             Thread2:
 while(1){
                                               while(1){
    int a = v_i
                                                 int a = w;
    if (a < 100)
                                                 work();
                                                 if (a < 100)
      w = update(w);
    }
                                                   v = update(a);
    int b = x;
                                                 }
    v = update(a)
                                                 w = update(a);
   x = update(b);
                                                 work();
   work();
                                                 int b = x;
   y = update(y);
                                                 int c = update(b)
  }
                                                 x = update(c);
                                                 y = update(y);
                                               }
```